Sale!

74273 IC Octal D-Type Flip-Flop with Clear

Original price was: 19.00 EGP.Current price is: 17.00 EGP.

IC 74273 stores eight bits of data on the rising clock edge, outputs them in parallel, and clears all outputs when you activate the clear input.

Availability: In stock

- +
SKU: VT-90000046 Categories: , Tags: ,
Guaranteed Safe Checkout

74273 IC Octal D-Type Flip-Flop with Clear

The IC 74273 contains eight edge-triggered D-type flip-flops. It captures data from inputs D0–D7 on the rising edge of the clock (CP) and drives outputs Q0–Q7 directly. The clear (CLR) input forces all outputs to LOW when you drive it LOW.

The chip drives high-current loads, works with standard TTL levels, and operates reliably in synchronous digital systems. Designers use it to latch data, buffer buses, and expand output registers. Its predictable edge-triggered behavior allows precise timing control in high-speed applications.


 Pin Configuration (DIP-20)

PinNameDescription
1CLRClear (active LOW)
2Q0Output Bit 0
3D0Input Bit 0
4D1Input Bit 1
5Q1Output Bit 1
6Q2Output Bit 2
7D2Input Bit 2
8D3Input Bit 3
9Q3Output Bit 3
10GNDGround
11CPClock
12Q4Output Bit 4
13D4Input Bit 4
14D5Input Bit 5
15Q5Output Bit 5
16Q6Output Bit 6
17D6Input Bit 6
18D7Input Bit 7
19Q7Output Bit 7
20VCC+5V Supply

 Key Features

  • Stores 8 bits on each clock edge

  • Provides asynchronous clear for quick reset

  • Drives TTL-compatible outputs

  • Supports high-speed data latching

  • Offers predictable and synchronized output timing

  • Available in DIP-20 and SOIC-20 packages


 Applications

  1. Latch 8-bit data in microprocessor systems.

  2. Buffer data buses to increase stability.

  3. Hold temporary output values in digital circuits.

  4. Build registers for parallel-to-serial conversion.

  5. Implement output stages for memory interfaces.

  6. Create address latches in microcontroller designs.

  7. Expand output ports in embedded hardware.

  8. Use in digital logic experiments and labs.

  9. Store display data for LED or LCD panels.

  10. Build synchronous pipelines for data processing.


 Specifications Table

ParameterValue
Logic FamilyTTL
FunctionOctal D Flip-Flop
Bits Stored8
InputsD0–D7, CP, CLR
OutputsQ0–Q7
Input HIGH Voltage≥ 2.0V
Input LOW Voltage≤ 0.8V
Output HIGH Voltage≥ 2.4V
Output LOW Voltage≤ 0.4V
Propagation Delay~20 ns                 
Max Clock Frequency~35 MHz
Supply Voltage4.75–5.25V
Operating Temp0–70°C
Package TypeDIP-20

TTL-LOGIIKKAPIIRI FF 74273 LS-PERHE DIP20 - PARTCO

Weight0.002 kg
Shopping Cart
Home
Account
0
Search


Scroll to Top